We're sorry but this page doesn't work properly without JavaScript enabled. Please enable it to continue.
Feedback

Coriolis RTL-to-GDSII Toolchain

Formal Metadata

Title
Coriolis RTL-to-GDSII Toolchain
Subtitle
State of advancement and planned improvements
Title of Series
Number of Parts
287
Author
Contributors
License
CC Attribution 2.0 Belgium:
You are free to use, adapt and copy, distribute and transmit the work or content in adapted or unchanged form for any legal purpose as long as the work is attributed to the author in the manner specified by the author or licensor.
Identifiers
Publisher
Release Date
Language

Content Metadata

Subject Area
Genre
Abstract
Sorbonne Université, in collaboration with Chips4Makers and LibreSOC are working to provide a complete FOSS toolchain to make ASICs in mature technological nodes, that is, no smaller than 130nm. We take a circuit description in HDL, synthetize with Yosys but instead of targetting a FPGA, use an ASIC standard cell library to get the RTL description. From there, with Coriolis2, we perform the classical steps of a RTL to GDSII flow, that is, placement, routage along with very basic timing closure. We will particularly focus on last year progresses and present the planned improvements and new features for 2022.